- Register transfer level
In
integrated circuit design , Register Transfer Level (RTL) description is a way of describing the operation of a synchronousdigital circuit . In RTL design, a circuit's behavior is defined in terms of the flow of signals (or transfer of data) betweenhardware register s, and the logical operations performed on those signals.Register transfer level abstraction is used in
hardware description language s (HDLs) likeVerilog andVHDL to create high-level representations of a circuit, from which lower-level representations and ultimately actual wiring can be derived.RTL description
A synchronous circuit consists of two kinds of elements: registers and
combinational logic . Registers (usually implemented as D flip-flops) synchronize the circuit's operation to the edges of the clock signal, and are the only elements in the circuit that have memory properties. Combinational logic performs all the logical functions in the circuit and it typically consists oflogic gate s.For example, a very simple synchronous circuit is shown in the figure. The inverter is connected from the output of a register to the register's input, to create a circuit that changes its state on each clock edge. In this circuit, the combinational logic consists of the inverter.
When designing digital integrated circuits with a
hardware description language , the designs are usually engineered at a higher level of abstraction than transistor or gate level. In HDLs the designer declares the registers (which roughly corresponds to variables in computer programming languages), and describes the combination logic by using constructs that are familiar from programming languages such as if-then-else and arithmetic operations. This level is called "register transfer level". The term refers to the fact that RTL focuses on describing the flow of signals between registers.As an example, the circuit mentioned above can be described in VHDL as follows:
Using an EDA tool for synthesis, this description can usually be directly translated to an equivalent hardware implementation file for an ASIC or an
FPGA . The synthesis tool also performs logic optimization.At the register transfer level, some types of circuits can be recognized. If there is a cyclic path of logic from a register's output to its input (or from a set of registers outputs to its inputs), the circuit is called a state machine or can be said to be
sequential logic . If there are logic paths from a register to another without a cycle, it is called a pipeline.RTL in the circuit design cycle
RTL is used in the
logic design phase of theintegrated circuit design cycle.An RTL description is usually converted to a gate-level description of the circuit by a
logic synthesis tool. The synthesis results are then used by placement and routing tools to create a physical layout.Logic simulation tools may use a design's RTL description to verify its correctness.See also
*
Electronic design automation
*Electronic system level
*Integrated circuit design
*Synchronous circuit
Wikimedia Foundation. 2010.