- XDR DRAM
XDR DRAM or extreme data rate
dynamic random access memory is a high-performance RAM interface and successor to theRambus RDRAM it is based on, competing with the rivalDDR2 SDRAM andGDDR4 technology. XDR was designed to be effective in small, high-bandwidth consumer systems, high-performance memory applications, and high-end GPUs. It eliminates the unusually high latency problems that plagued early forms of RDRAM. Also, the XDR DRAM have heavy emphasis on per pin bandwidth, which can benefit further cost control on PCB production. This is because fewer lanes are needed for the same amount of bandwidth. Rambus owns the rights to the technology. XDR is used bySony in thePlayStation 3 console. [ [http://www.anandtech.com/cpuchipsets/showdoc.aspx?i=2341 AnandTech: Rambus in Cell Processors and Intel's Dual Core Announcements ] ]Parameters
Performance
* Initial clock rate at 400 MHz. 600 MHz, 800 MHz with 1066 MHz planned for the future.
* Octal Data Rate (ODR): Eight bits per clock per lane.
* Each chip provides 8 or 16 lanes, providing 25.6 or 51.2 Gbit/s (3.2 or 6.4 GB/s) at 400 MHz.Features
* Bi-directional differential Rambus Signalling Levels (DRSL)
** This uses differential open-collector driver, voltage swing 0.2V. It is not the same as LVDS. [http://www.rambus.com/products/xdr/innovations/drsl.aspx]
* Programmable on-chip termination
* Adaptive impedance matching
* Eight bank memory architecture
* Up to four bank-interleaved transactions at full bandwidth
* Point-to-point data interconnect
*Chip scale package packaging
* Dynamic request scheduling
* Early-read-after-write support for maximum efficiency
* Zero overhead refreshPower requirements
* 1.8 V
Vdd
* Programmable ultra-low-voltage DRSL 200 mV swing
* Low-power PLL/DLL design
* Power-down self-refresh support
* Dynamic data width support with dynamic clock gating
* Per-pin I/O power-down
* Sub-page activation supportEase of system design
* Per-bit [http://www.rambus.com/us/patents/innovations/detail/flexphase.html FlexPhase] circuits compensate to a 2.5 ps resolution
* XDR Interconnect uses minimum pin countLatency
* 1.25/2.0/2.5/3.33 ns request packets
See also
*
RDRAM
*XDR2 DRAM
*List of device bandwidths References
External links
* [http://www.rambus.com/us/products/xdr_xdr2/index.html Rambus XDR Product Page]
* [http://www.rambus.com/us/products/flex_io/index.html Rambus FlexIO CPU Interface provides XDR Interface]
* [http://www.qimonda.com/graphics-ram/XDR/index.html Qimonda XDR(TM) DRAM product]
Wikimedia Foundation. 2010.