- VIA C7
Infobox Computer Hardware Cpu
name = C7
caption = C7-M 754 1.5 GHz
produced-start = May 2005
slowest = 1.0 | slow-unit =
fastest = 2.0 | fast-unit =
fsb-slowest = 400 | fsb-slow-unit = MT/s
fsb-fastest = 800 | fsb-fast-unit = MT/s
size-from = 0.09
manuf1 = VIA Technologies
core1 = Esther (C5J)
sock1 = Socket 479
arch = x86The VIA C7 is an
x86 central processing unit designed byCentaur Technology and sold byVIA Technologies .Product history
The C7 delivers a number of improvements to the older
VIA C3 cores but is nearly identical to the latest VIA C3 Nehemiah core. The C7 was officially launched in May 2005, although according to market reports, full volume production was not in place at that date. In May 2006 Intel'scross-licensing agreement with VIA expired and was not renewed, which was the reason for the forced termination of C3 shipments on March 31, 2006, as VIA lost rights to the socket 370. The C7 appears still to be found in the marketplace, for example, on the bargain-pricedEverex TC2502, sold byWal-Mart with aLinux distribution preinstalled and on theHP Mini-Note .A 1GHz C7 processor with 128kB of cache memory is used in VIA's own PX10000G
motherboard which is based on the proprietaryPico-ITX form factor. The chip is cooled by a large heatsink that covers most of the board and a small 40mm fan.In early
April 2008 the schoolroom-use oriented, ultra-portableHP 2133 Mini-Note PC family debuted with an entirely VIA-based, 1.0, 1.2 and 1.6 GHz C7-M processor portfolio, where the lowest speed model is optimized for running an SSD-based 4GBLinux distribution with a sub-$500 price tag, while the middle tier carriesWindows XP and the top model comes withWindows Vista Business, factory default. HP chose the single-core VIA C7-M CPU in order to meet the already fixed $499 starting price, even though Intel's competing Atom processor line debuted on the 2nd of April, 2008.The C7 is sold in three main versions:
* C7: for desktops / laptops (1.5-2.0 GHz) - FCPGA Pentium-M package, 400, 533, 800 MHz FSB
* C7-M: for mobiles / embedded (1.5-2.0 GHz) - NanoBGA2, 21mmx21mm, 400, 800 MHz FSB
* C7-M Ultra Low Voltage: for mobiles / embedded (1.0-1.6 GHz) - NanoBGA2, 21mmx21mm, 400, 800 MHz FSB
* C7-D: similar to original C7, butRoHS -compliant [http://www.via.com.tw/en/initiatives/greencomputing/greenfaq.jsp RoHS compliance information] and marketed as "carbon-free processor". Some variants do not supportPowerSaver Fact|date=November 2007CPU cores
Esther
The Esther (C5J) is the next evolution step of the Nehemiah+ (C5P) core of the
VIA C3 line-up, including a migration to a 90 nmsilicon on insulator (SOI) manufacturing process developed by IBM Microelectronics. The processors are produced in IBM's fab inEast Fishkill, New York . The chip was designed byCentaur Technology in Austin, Texas, by a permanent staff of 85 engineers.New Features of this core include:
* Average power consumption of less than 1 watt
* 2 GHz operation and a TDP of 20 watts.
* Level 2 cache increased from 64k to 128k, with associativity increased from 16-way set associative in C3 to 32-way set associative in C7.
* VIA has stated [cite web | author = Shilov, Anton | title = VIA Denies Intel Pentium M Bus Licensing | publisher = X-bit labs | url = http://www.xbitlabs.com/news/mobile/display/20050518045045.html | accessdate = 2007-04-23] the C7 bus is physically based upon the Pentium-M 479-pin packaging, but uses the proprietary VIA V4 bus for electrical signalling, instead of Intel’s AGTL+ Quad Pumped Bus, avoiding legal infringement.
* "Twin Turbo" technology, which consists of dual PLLs, one set at a high clock speed, and the other set at a lower speed. This allows the processor's clock frequency to be adjusted in a single processor cycle, much faster than the comparable IntelSpeedStep technology, providing enhanced power savings.
* Support forSSE2 andSSE3 extended instructions.
*NX bit in PAE mode that preventsbuffer overflow software bugs from being exploitable by viruses or attackers.
* Hardware support for SHA-1 and SHA-256 hashing.
* Hardware based "Montgomery Multiplier" supporting key sizes up to 32K for public key cryptographyDesign methodology
* C7 Esther as an evolutionary step after C3 Nehemiah, in which VIA / Centaur followed their traditional approach of balancing performance against a constrained transistor / power budget.
* The cornerstone of the C3 series chips' design philosophy has been that even a relatively simple in-order scalar core can offer reasonable performance against a complex superscalar out-of-order core if supported by an efficient "front-end", i.e. prefetch, cache and
branch prediction mechanisms.* In the case of C7, the design team have focused on further streamlining the (front-end) of the chip, i.e. cache size, associativity and throughput as well as the prefetch system. [cite web | title = Detailed Platform Analysis in RightMark Memory Analyzer. Part 12: VIA C7/C7-M Processors| publisher = [http://www.digit-life.com/ Digit-Life.com] | url =http://www.digit-life.com/articles2/cpu/rmma-via-c7.html | accessdate = 2007-03-12] At the same time no significant changes to the execution core (back-end) of the chip.
* The C7 successfully further closes the gap in performance with AMD / Intel chips, since clock speed is not thermally constrained.
See also
*
List of VIA C7 microprocessors
*List of VIA Eden microprocessors
*List of VIA microprocessors
*Intel Atom
*Netbook
*Comparison of subnotebooks References
External links
* [http://www.viaarena.com/default.aspx?PageID=5&ArticleID=462 An inside look at the VIA C7-M, by Van Smith]
* [http://www.epiacenter.com/modules.php?name=Content&pa=showpage&pid=87 Review of the EPIA EN15000 with VIA C7 Processor]
* [http://www.via.com.tw/en/products/processors/c7/ VIA C7 Processor]
* [http://www.via.com.tw/en/products/processors/c7-m/ VIA C7-M Processor]
* [http://www.x86-secret.com/articles/cpu/c7_luke/c7_luke-8.htm C7 @ 2 GHz - comparable performance to a 1.3 PIII, in French]
* [http://www.ixbt.com/cpu/rmma-via-c7.shtml Detailed Platform Analysis in RightMark Memory Analyzer. Part 12: VIA C7/C7-M Processors, in Russian]
* [http://www.digit-life.com/articles2/cpu/rmma-via-c7.html Detailed Platform Analysis in RightMark Memory Analyzer. Part 12: VIA C7/C7-M Processors, translated in English]
* [http://www.hkepc.com/hwdb/viac7m-1.htm One of the first C7 benchmarks, in Chinese]
* http://www.cpushack.net/VIA.html
* http://www.digit-life.com/articles/viacyrix3/
* http://www.sandpile.org/impl/c5xl.htm
Wikimedia Foundation. 2010.