Chip scale package

Chip scale package

A chip scale package (CSP) (sometimes, chip-scale package with a hyphen) is a type of integrated circuit chip carrier.

Originally, CSP was the acronym for chip-size packaging. Since only a few packages are chip size, the meaning of the acronym was adapted to chip-scale packaging. According to IPC’s standard J-STD-012, "Implementation of Flip Chip and Chip Scale Technology", in order to qualify as chip scale, the package must have an area no greater than 1.2 times that of the die and it must be a single-die, direct surface mountable package. Another criterion that is often applied to qualify these packages as CSPs is their ball pitch should be no more than 1 mm.

The concept was first proposed by Junichi Kasai of Fujitsu and Gen Mukarami of Hitachi Cable. The first concept demonstration however came from Mitsubishi Electric.

The die may be mounted on an interposer upon which pads or balls are formed, like with flip chip ball grid array (BGA) packaging, or the pads may be etched or printed directly onto the silicon wafer, resulting in a package very close to the size of the silicon die: such a package is called a wafer-level chip-scale package (WL-CSP) or a wafer-level package (WLP).

Types of chip scale packages

Example WL-CSP devices sitting on the face of a U.S. penny. A SOT-23 device is shown for comparison.

Chip scale packages can be classified into the following groups:

  1. Customized leadframe-based CSP
  2. Flexible substrate-based CSP
  3. Flip-chip CSP (FCCSP)
  4. Rigid substrate-based CSP
  5. Wafer-Level redistribution CSP (WL-CSP)

External links


Wikimedia Foundation. 2010.

Игры ⚽ Поможем написать курсовую

Look at other dictionaries:

  • Chip Scale Package — Ein Embedded Intel Pentium MMX in BGA Bauweise von unten gesehen. Gut zu erkennen sind die Lotperlen. Beidseitig bestückte Platine in BGA Technik …   Deutsch Wikipedia

  • Package on package — (PoP) is an integrated circuit packaging technique to allow vertically combining discrete logic and memory ball grid array (BGA) packages. Two or more packages are installed on top of one another, i.e. stacked, with a standard interface to route… …   Wikipedia

  • Chip carrier — A standard sized 8 pin dual in line package (DIP) containing a 555 timer IC. A chip carrier, also known as a chip container or chip package, is a container for a transistor or an integrated circuit. The carrier usually provides metal leads, or… …   Wikipedia

  • Quad-flat no-leads package — 28 pin QFN, upside down to show contacts and thermal/ground pad Flat no leads packages such as QFN (quad flat no leads) and DFN (dual flat no leads) physically and electrically connect integrated circuits to printed circuit boards. Flat no leads …   Wikipedia

  • Micro Leadframe Package — MLP package 28 pin chip, upside down to show contacts Micro leadframe package (MLP) is a family of integrated circuit QFN packages, used in surface mounted electronic circuits designs. It is available in 3 versions which are MLPQ (Q stands for… …   Wikipedia

  • Dual in-line package — PDIP redirects here. PDIP may also refer to Indonesian Democratic Party – Struggle. Three 14 pin (DIP14) plastic dual in line packages containing IC chips …   Wikipedia

  • Computer-Chip — Integrierter Schaltkreis. Das Chip Gehäuse wurde geöffnet und ermöglicht den Blick auf den eigentlichen Halbleiter. Die erkennbaren Strukturen im Zentrum sind die realisierte elektronische Schaltung. Im Außenbereich sind die goldenen… …   Deutsch Wikipedia

  • Wafer-scale integration — Wafer scale integration, WSI for short, is a yet unused system of building very large integrated circuit networks that use an entire silicon wafer to produce a single super chip . Through a combination of large size and reduced packaging, WSI… …   Wikipedia

  • Teraflops Research Chip — The Teraflops Research Chip (also called Polaris) is the first processor prototype developed by Intel s Tera scale Computing Research Program in multi core and energy efficient computing. The processor was briefly presented at the IDF on… …   Wikipedia

  • Three-dimensional integrated circuit — In electronics, a three dimensional integrated circuit (3D IC, 3D IC, or 3 D IC) is a chip in which two or more layers of active electronic components are integrated both vertically and horizontally into a single circuit. The semiconductor… …   Wikipedia

Share the article and excerpts

Direct link
Do a right-click on the link above
and select “Copy Link”